# **OLED DISPLAY SPECIFICATION**





## 曜凌光電股份有限公司 Raystar Optronics, Inc.

T: +886-4-2565-0761 | F: +886-4-2565-0760

salescontact@raystar-optronics.com | www.raystar-optronics.com

#### **REX012864AB**

### **General Specification**

The Features is described as follow:

■ Dot Matrix: 128 x 64 Dots

■ Module Dimension: 24.7 × 16.59 × 1.26 (mm)

■ Active Area: 21.74 × 11.20 (mm)

■ Pixel Size: 0.15 × 0.15 (mm)

■ Pixel Pitch: 0.17 × 0.17 (mm)

■ Display Mode: Passive Matrix

■ Display Color: Monochrome

■ Drive Duty: 1/64 Duty

■ IC: SSD1315

■ Interface: 6800,8080,SPI,I2C

■ Size: 0.96-inch

## **Interface Pin Function**

| Pin<br>No. | Symbol | Function                                                                           |  |  |  |  |
|------------|--------|------------------------------------------------------------------------------------|--|--|--|--|
| 1          | N.C.   | The supporting pins can reduce the influences from stresses on the function        |  |  |  |  |
|            | (GND)  | pins. These pins must be connected to external ground.                             |  |  |  |  |
| 2          | C2P    | C1P/C1N – Pin for charge pump capacitor; Connect to each other with a              |  |  |  |  |
| 3          | C2N    | capacitor.                                                                         |  |  |  |  |
| 4          | C1P    | C2P/C2N – Pin for charge pump capacitor; Connect to each other with a              |  |  |  |  |
| 5          | C1N    | capacitor.                                                                         |  |  |  |  |
|            |        | This is the power supply pin for the internal buffer of the DC/DC voltage          |  |  |  |  |
| 6          | VBAT   | converter. It must be connected to external source when the converter is           |  |  |  |  |
|            |        | used. It should be connected to VDD when the converter is not used.                |  |  |  |  |
| 7          | NC     | NC                                                                                 |  |  |  |  |
| 8          | VSS    | This is a ground pin.                                                              |  |  |  |  |
| 9          | VDD    | Power supply pin for core logic operation.                                         |  |  |  |  |
| 10         | BS0    | These pins are MCU interface selection input. See the                              |  |  |  |  |
|            | 1      | following table:                                                                   |  |  |  |  |
| 11         | BS1    | BS0 BS1 BS2  <br>  I2C                                                             |  |  |  |  |
|            | BS2    | 3-wire SPI 1 0 0                                                                   |  |  |  |  |
| 12         |        | 4-wire SPI                                                                         |  |  |  |  |
|            |        | 8-bit 80XX Parallel 0 1 1                                                          |  |  |  |  |
|            | CS#    | This pin is the chip select input connecting to the MCU.                           |  |  |  |  |
| 13         |        | The chip is enabled for MCU communication only when CS# is pulled LOW              |  |  |  |  |
|            |        | (active LOW).                                                                      |  |  |  |  |
|            | RES#   | This pin is reset signal input. When the pin is low, initialization of the chip is |  |  |  |  |
| 14         |        | executed. Keep this pin HIGH (i.e. connect to VDD) during normal                   |  |  |  |  |
|            |        | operation.                                                                         |  |  |  |  |
|            |        | This pin is Data/Command control pin connecting to the MCU.                        |  |  |  |  |
| 15         |        | When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data.       |  |  |  |  |
|            |        | When the pin is pulled LOW, the data at D[7:0] will be transferred to a            |  |  |  |  |

|       |          | command register                                                                |
|-------|----------|---------------------------------------------------------------------------------|
|       |          | command register.                                                               |
|       |          | In I2C mode, this pin acts as SA0 for slave address selection.                  |
|       |          | When 3-wire serial interface is selected, this pin must be connected to VSS.    |
|       | R/W#     | This is read / write control input pin connecting to the MCU interface.         |
| 16    |          | When interfacing to a 6800-series microprocessor, this pin will be used as      |
|       |          | Read/Write (R/W#) selection input. Read mode will be carried out when this      |
|       |          | pin is pulled HIGH (i.e. connect to VDD) and write mode when LOW.               |
|       |          | When 8080 interface mode is selected, this pin will be the Write (WR#)          |
|       |          | input. Data write operation is initiated when this pin is pulled LOW and the    |
|       |          | chip is selected.                                                               |
|       |          | When serial or I2C interface is selected, this pin must be connected to VSS.    |
|       |          | This pin is MCU interface input.                                                |
|       |          | When 6800 interface mode is selected, this pin will be used as the Enable       |
|       |          | (E) signal. Read/write operation is initiated when this pin is pulled HIGH and  |
|       | E /DD // | the chip is selected.                                                           |
| 17    | E/RD#    | When 8080 interface mode is selected, this pin receives the Read (RD#)          |
|       |          | signal. Read operation is initiated when this pin is pulled LOW and the chip    |
|       |          | is selected.                                                                    |
|       |          | When serial or I2C interface is selected, this pin must be connected to VSS.    |
|       | D0~D7    | These pins are bi-directional data bus connecting to the MCU data bus.          |
|       |          | Unused pins are recommended to tie LOW.                                         |
|       |          | When serial interface mode is selected, D2 should be either tied LOW or         |
| 18~25 |          | tied together with D1 as the serial data input: SDIN, and D0 will be the serial |
|       |          | clock input: SCLK.                                                              |
|       |          | When I2C mode is selected, D2, D1 should be tied together and serve as          |
|       |          | SDAout, SDAin in application and D0 is the serial clock input, SCL.             |
|       |          | When external IREF is used, a resistor should be connected between this         |
| 26    | IREF     | pin and VSS to maintain the IREF current at a maximum of 30uA.                  |
|       |          | When internal IREF is used, this pin should be kept NC.                         |
| 07    | VCOMH    | COM signal deselected voltage level.                                            |
| 27    |          | A capacitor should be connected between this pin and VSS.                       |
| 20    | VCC      | Power supply for panel driving voltage. This is also the most positive power    |
| 28    |          | voltage supply pin.                                                             |
|       |          |                                                                                 |

|    | When charge pump is enabled, a capacitor should be connected |                                                                             |  |  |  |  |
|----|--------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|
|    |                                                              | this pin and VSS.                                                           |  |  |  |  |
| 29 | VLSS                                                         | This is an analog ground pin. It should be connected to VSS externally.     |  |  |  |  |
| 20 | NC                                                           | The supporting pins can reduce the influences from stresses on the function |  |  |  |  |
| 30 | (GND)                                                        | pins. These pins must be connected to external ground.                      |  |  |  |  |

#### **Contour Drawing**



The non-specified tolerance of dimension is  $\pm 0.3 \text{mm}.$ 

# **Absolute Maximum Ratings**

| Parameter                               | Symbol | Min  | Max  | Unit |
|-----------------------------------------|--------|------|------|------|
| Supply Voltage for Logic                | VDD    | 0    | 4    | V    |
| Charge Pump Regulator Supply<br>Voltage | VBAT   | -0.3 | 6.0  | Cv   |
| Supply Voltage for Display              | VCC    | 0    | 18.0 | V    |
| Operating Temperature                   | TOP    | -30  | +70  | °C   |
| Storage Temperature                     | TSTG   | -30  | +70  | °C   |

### **Electrical Characteristics**

#### **DC Characteristics**

| Item                                             | Symbol   | Condition | Min     | Тур | Max     | Unit |
|--------------------------------------------------|----------|-----------|---------|-----|---------|------|
| Supply Voltage for Logic                         | VDD      | _         | 1.65    | 3.0 | 3.3     | V    |
| Supply Voltage for Display (Supplied Externally) | VCC      | _         | 7.5     | 8.0 | 8.5     | V    |
| Charge Pump Regulator<br>Supply Voltage          | VBAT     | _         | 3.0     | 3.5 | 4.2     | V    |
| Charge Pump Output Voltage                       | Charge   |           |         | 1   | ,       |      |
| for Display (Generated by                        | Pump     | _         | 7.0     | 7.5 | _       | V    |
| Internal DC/DC)                                  | VCC      |           |         |     |         |      |
| Input High Volt                                  | VIH      | -         | 0.8×VDD | _   | VDD     | V    |
| Input Low Volt                                   | VIL      |           | 0       | _   | 0.2×VDD | V    |
| Output High Volt                                 | VOH      |           | 0.9×VDD |     | VDD     | V    |
| Output Low Volt                                  | VOL      | _         | 0       | _   | 0.1×VDD | V    |
| Operating Current for VCC                        |          |           |         |     |         |      |
| (Display 50% Pixel on)                           | ICC      | VCC =8V   | _       | 5.0 | 7.5     | mA   |
| (VCC Supplied Externally)                        | <i>Y</i> |           |         |     |         |      |
| Display 50% Pixel on                             |          |           |         |     |         |      |
| (VCC Generated by Internal                       | IBAT     | VBAT=3.5V | _       | 15  | 22.5    | mA   |
| DC/DC)                                           |          |           |         |     |         |      |