# **OLED DISPLAY SPECIFICATION**





## 曜凌光電股份有限公司 Raystar Optronics, Inc.

T: +886-4-2565-0761 | F: +886-4-2565-0760

salescontact@raystar-optronics.com | www.raystar-optronics.com

#### **RET025664A**

#### **General Specification**

The Features is described as follow:

■ Module Dimension: 84.0 × 25.8 × 2.15 mm

■ Active Area: 69.098 × 17.258 mm

■ Dot Matrix: 256 \* 64

■ Pixel Size: 0.248 × 0.248 mm

■ Pixel Pitch: 0.27 × 0.27 mm

■ Duty: 1/64 Duty

Display Mode: Passive Matrix

■ Display Color: Monochrome

■ IC: SSD1322 COF

■ Interface: 6800, 8080, SPI

■ Size: 2.8-inch

### **Interface Pin Function**

| l            |                                     | I/O | Function                                                              |  |  |  |  |
|--------------|-------------------------------------|-----|-----------------------------------------------------------------------|--|--|--|--|
| Number       |                                     |     |                                                                       |  |  |  |  |
| Power Supply |                                     |     |                                                                       |  |  |  |  |
| 26           | 26 VCI P Power Supply for Operation |     | Power Supply for Operation                                            |  |  |  |  |
|              |                                     |     | This is a voltage supply pin. It must be connected to external        |  |  |  |  |
|              |                                     |     | source & always be equal to or higher than VDD & VDDIO.               |  |  |  |  |
| 25           | VDD                                 | Р   | Power Supply for Core Logic Circuit                                   |  |  |  |  |
|              |                                     |     | This is a voltage supply pin. It can be supplied externally (within   |  |  |  |  |
|              |                                     |     | the range of 2.4~2.6V) or regulated internally from VCI. A            |  |  |  |  |
|              |                                     |     | capacitor should be connected between this pin & VSS under all        |  |  |  |  |
|              |                                     |     | circumstances.                                                        |  |  |  |  |
| 24 V         | /DDIO                               | Р   | Power Supply for I/O Pin                                              |  |  |  |  |
|              |                                     |     | This pin is a power supply pin of I/O buffer. It should be            |  |  |  |  |
|              |                                     |     | connected to VDD or external source. All I/O signal should have       |  |  |  |  |
|              |                                     |     | VIH reference to VDDIO. When I/O signal pins (BS0~BS1,                |  |  |  |  |
|              |                                     |     | D0~D7, control signals) pull high, they should be connected to        |  |  |  |  |
|              |                                     |     | VDDIO.                                                                |  |  |  |  |
| 2            | VSS                                 | Р   | Ground of Logic Circuit                                               |  |  |  |  |
|              |                                     |     | This is a ground pin. It also acts as a reference for the logic pins. |  |  |  |  |
|              | 1                                   |     | It must be connected to external ground.                              |  |  |  |  |
| 3,29         | VCC                                 | Р   | Power Supply for OLED Panel                                           |  |  |  |  |
|              |                                     |     | These are the most positive voltage supply pin of the chip. They      |  |  |  |  |
|              |                                     |     | must be connected to external source.                                 |  |  |  |  |
| 5,28         | VLSS                                | Р   | Ground of Analog Circuit                                              |  |  |  |  |
|              |                                     |     | These are the analog ground pins. They should be connected to         |  |  |  |  |
|              |                                     |     | VSS externally.                                                       |  |  |  |  |
| Driver       | l                                   |     |                                                                       |  |  |  |  |
| 22           | IREF                                | I   | Current Reference for Brightness Adjustment                           |  |  |  |  |
|              |                                     |     | This pin is segment current reference pin. A resistor should be       |  |  |  |  |
|              |                                     |     | connected between this pin and VSS. Set the current lower than        |  |  |  |  |

|           |              |   | 10uA.                                                               |                |                       |  |  |  |
|-----------|--------------|---|---------------------------------------------------------------------|----------------|-----------------------|--|--|--|
| 4         | VCOMH        | Р | Voltage Output High Level for COM Signal                            |                |                       |  |  |  |
|           |              |   | This pin is the input pin for the voltage output high level for COM |                |                       |  |  |  |
|           |              |   | signals. A tantalum capacitor should be connected between this      |                |                       |  |  |  |
|           |              |   | pin and VSS.                                                        |                |                       |  |  |  |
| 27        | VSL          | Р | Voltage Output Low Level for S                                      | FG Signal      |                       |  |  |  |
|           | VOL          |   |                                                                     |                |                       |  |  |  |
|           |              |   | This is segment voltage reference pin.                              |                |                       |  |  |  |
|           |              |   | When external VSL is not used, the                                  | •              |                       |  |  |  |
|           |              |   | When external VSL is used, this p                                   | oin should co  | nnect with resistor   |  |  |  |
|           |              |   | and diode to ground.                                                |                |                       |  |  |  |
| Testing I | Testing Pads |   |                                                                     |                |                       |  |  |  |
| 21        | FR           | 0 | Frame Frequency Triggering Si                                       | gnal           |                       |  |  |  |
|           |              |   | This pin will send out a signal tha                                 | could be us    | ed to identify the    |  |  |  |
|           |              |   | driver status. Nothing should be connected to this pin. It should   |                |                       |  |  |  |
|           |              |   | be left open individually.                                          |                |                       |  |  |  |
| 16        | BS0          | I | Communicating Protocol Selec                                        | t              |                       |  |  |  |
| 17        | BS1          |   | These pins are MCU interface selection input. See the following     |                |                       |  |  |  |
|           |              |   | table:                                                              |                |                       |  |  |  |
|           |              |   |                                                                     |                |                       |  |  |  |
|           |              |   | 3-wire SPI 1 0                                                      |                |                       |  |  |  |
|           |              |   | 4-wire SPI                                                          | 0              | 0                     |  |  |  |
|           |              |   | 8-bit 68XX Parallel                                                 | 1              | 1                     |  |  |  |
|           |              |   | 8-bit 80XX Parallel                                                 | 0              | 1                     |  |  |  |
| 20        | RES#         | 1 | Power Reset for Controller and                                      | Driver         |                       |  |  |  |
|           | 4            |   | This pin is reset signal input. Whe                                 | n the pin is I | ow, initialization of |  |  |  |
| 1         |              |   | the chip is executed.                                               |                |                       |  |  |  |
| 19        | CS#          | I | Chip Select                                                         |                |                       |  |  |  |
| 1         |              |   | This pin is the chip select input. The chip is enabled for MCU      |                |                       |  |  |  |
|           |              |   | communication only when CS# is pulled low.                          |                |                       |  |  |  |
| 18        | D/C#         | 1 | Data/Command Control                                                |                |                       |  |  |  |
| .0        | 2.011        | ' |                                                                     | lnin When t    | the nin is nulled     |  |  |  |
|           |              |   | This pin is Data/Command control pin. When the pin is pulled        |                |                       |  |  |  |
|           |              |   | high, the input at D7~D0 is treated as display data.                |                |                       |  |  |  |
| Ī         | 1            |   | When the pin is pulled low, the input at D7~D0 will be transferred  |                |                       |  |  |  |

|         |       |          | to the command register. For detail relationship to MCU interface  |  |  |  |  |  |
|---------|-------|----------|--------------------------------------------------------------------|--|--|--|--|--|
|         |       |          |                                                                    |  |  |  |  |  |
|         |       |          | signals, please refer to the Timing Characteristics Diagrams.      |  |  |  |  |  |
| 14      | E/RD# | ı        | Read/Write Enable or Read                                          |  |  |  |  |  |
|         |       |          | This pin is MCU interface input. When interfacing to a 68XX-       |  |  |  |  |  |
|         |       |          | series microprocessor, this pin will be used as the Enable (E      |  |  |  |  |  |
|         |       |          | signal. Read/write operation is initiated when this pin is pulled  |  |  |  |  |  |
|         |       |          | high and the CS# is pulled low.                                    |  |  |  |  |  |
|         |       |          | When connecting to an 80XX-microprocessor, this pin receives       |  |  |  |  |  |
|         |       |          | the Read (RD#) signal. Data read operation is initiated when this  |  |  |  |  |  |
|         |       |          | pin is pulled low and CS# is pulled low.                           |  |  |  |  |  |
|         |       |          | When serial mode is selected, this pin must be connected to        |  |  |  |  |  |
|         |       |          | VSS.                                                               |  |  |  |  |  |
| 15      | R/W#  | I        | Read/Write Select or Write                                         |  |  |  |  |  |
|         |       |          | This pin is MCU interface input. When interfacing to a 68XX-       |  |  |  |  |  |
|         |       |          | series microprocessor, this pin will be used as Read/Write         |  |  |  |  |  |
|         |       |          | (R/W#) selection input. Pull this pin to "High" for read mode and  |  |  |  |  |  |
|         |       |          | pull it to "Low" for write mode.                                   |  |  |  |  |  |
|         |       |          | When 80XX interface mode is selected, this pin will be the Write   |  |  |  |  |  |
|         |       |          | (WR#) input. Data write operation is initiated when this pin is    |  |  |  |  |  |
|         |       |          | pulled low and the CS# is pulled low.                              |  |  |  |  |  |
|         |       |          | When serial mode is selected, this pin must be connected to        |  |  |  |  |  |
|         |       |          | VSS.                                                               |  |  |  |  |  |
| 6~13    | D7~D0 | I/O      | Host Data Input/Output Bus                                         |  |  |  |  |  |
|         |       | -        | These pins are 8-bit bi-directional data bus to be connected to    |  |  |  |  |  |
|         |       |          | the microprocessor's data bus. When serial mode is selected, D1    |  |  |  |  |  |
|         |       |          | will be the serial data input SDIN and D0 will be the serial clock |  |  |  |  |  |
|         |       |          | input SCLK.                                                        |  |  |  |  |  |
|         |       |          | Unused pins must be connected to VSS except for D2 in serial       |  |  |  |  |  |
| ,       |       |          | mode                                                               |  |  |  |  |  |
| Reserve | l     | <u> </u> | <u> </u>                                                           |  |  |  |  |  |
| 23      | N.C.  | -        | Reserved Pin                                                       |  |  |  |  |  |
|         |       |          | The N.C. pin between function pins are reserved for compatible     |  |  |  |  |  |
|         |       |          | and flexible design.                                               |  |  |  |  |  |
|         |       | Ì        |                                                                    |  |  |  |  |  |

| 1,30 | N.C.  | - | Reserved Pin (Supporting Pin)                                  |  |  |  |
|------|-------|---|----------------------------------------------------------------|--|--|--|
|      | (GND) |   | The supporting pins can reduce the influences from stresses on |  |  |  |
|      |       |   | the function pins. These pins must be connected to external    |  |  |  |
|      |       |   | ground.                                                        |  |  |  |

#### **Counter Drawing**



### **Absolute Maximum Ratings**

| Parameter                  | Symbol | Min  | Max  | Unit |
|----------------------------|--------|------|------|------|
| Supply Voltage for Logic   | VDD    | -0.5 | 2.75 | V    |
| Low Voltage Power Supply   | VCI    | -0.3 | 4.0  | V    |
| Power Supply for I/O Pins  | VDDIO  | -0.5 | VCI  | V    |
| Supply Voltage for Display | VCC    | -0.5 | 20.0 | V    |
| Operating Temperature      | TOP    | -40  | +80  | °C   |
| Storage Temperature        | TSTG   | -40  | +85  | °C   |

### **Electrical Characteristics**

#### **DC Electrical Characteristics**

| Item                                 | Symbol | Condition  | Min       | Тур  | Max       | Unit |
|--------------------------------------|--------|------------|-----------|------|-----------|------|
| Supply Voltage for Logic             | VCI    | Note       | 2.8       | 3.0  | 3.3       | ٧    |
| Supply Voltage for<br>Display        | VCC    | _          | 14        | 14.5 | 15        | V    |
| High Level Input                     | VIH    | _          | 0.8×VDDIO | _    | VDDIO     | V    |
| Low Level Input                      | VIL    | _          | 0         | _    | 0.2×VDDIO | V    |
| High Level Output                    | VOH    | _          | 0.9×VDDIO | _    | VDDIO     | ٧    |
| Low Level Output                     | VOL    | _          | 0         | _    | 0.1×VDDIO | ٧    |
| 50% Check Board Operating<br>Current |        | VCC =14.5V | _         | 30   | 32        | mA   |

Note: Supply Voltage for Logic = VDD core power supply can be regulated from VCI.