# **OLED DISPLAY SPECIFICATION**





### 曜凌光電股份有限公司 Raystar Optronics, Inc.

T: +886-4-2565-0761 | F: +886-4-2565-0760

salescontact@raystar-optronics.com | www.raystar-optronics.com

#### **REN025664A**

#### **General Specification**

Module dimension: 85.0 x 39.8 x 7.2 Max. mm

Active area: 69.1 x 17.26 mm

Dot Matrix: 256 x 64 Dots

Pixel Size: 0.248 x 0.248 mm

Pixel Pitch: 0.27 x 0.27 mm

Display Mode: Passive Matrix

Duty: 1/64 Duty

Display Color: Monochrome

IC: SSD1322(COF)

Interface: 6800, 8080, SPI

Size: 2.8 inch

#### **Interface Pin Function**

| Pin<br>Number | Symbol                          | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|---------------|---------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1             | VSS                             | P   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 2             | VDD                             | P   | Power Supply for Core Logic Circuit  Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 3             | N.C.                            | P   | <b>Reserved Pin</b> The N.C. pin between function pins are reserved for compatible and flexible design.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 4             | D/C#                            | I   | Data/Command Control This pin is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the content at D[7:0] will be interpreted as data. When the pin is pulled LOW, the content at D[7:0] will be interpreted as command.                                                                                                                                                                                                                                              |  |  |  |  |
| 5             | R/W#<br>(WR#)                   | I   | Read/Write Select or Write  This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it to "Low" for write mode.  When 80XX interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled low and the CS# is pulled low.  When serial mode is selected, this pin must be connected to VSS. |  |  |  |  |
| 6             | E/RD#                           |     | Read/Write Enable or Read This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled high and the CS# is pulled low. When connecting to an 80XX-microprocessor, this pin receives the Read (RD#) signal. Data read operation is initiated when this pin is pulled low and CS# is pulled low. When serial mode is selected, this pin must be connected to VSS. |  |  |  |  |
| 7~14          | DB0 DB1 DB2 DB3 DB4 DB5 DB6 DB7 | I/O | Host Data Input/Output Bus These pins are 8-bit bi-directional data bus to be connected the microprocessor's data bus. When serial mode is selected, DB1 will be the serial data in SDIN and DB0 will be the serial clock input SCLK.                                                                                                                                                                                                                                                           |  |  |  |  |
| 15            | NC                              | P   | Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 16            | RES#                            | I   | This pin is reset signal input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |

|       |     |   | When the pin is pulled LOW, initialization of the chip is                                                   |  |  |  |
|-------|-----|---|-------------------------------------------------------------------------------------------------------------|--|--|--|
|       |     |   | executed.                                                                                                   |  |  |  |
|       |     |   | Keep this pin pull HIGH during normal operation.                                                            |  |  |  |
|       | CS# | I | Data/Command Control                                                                                        |  |  |  |
| 17    |     |   | This pin is the chip select input connecting to the MCU. The                                                |  |  |  |
| 17    |     |   | chip is enabled for MCU communication only when CS# is                                                      |  |  |  |
|       |     |   | pulled LOW.                                                                                                 |  |  |  |
|       |     |   | Reserved Pin                                                                                                |  |  |  |
| 18    | NC  | P | The N.C. pin between function pins are reserved for compatible                                              |  |  |  |
|       |     |   | and flexible design.                                                                                        |  |  |  |
| 19    | BS1 |   | Communicating Protocol Select                                                                               |  |  |  |
| 20    | BS0 | I | These pins are MCU interface selection input. See the following table:    BS[1:0]   Bus Interface Selection |  |  |  |
|       | NC  |   | (2) 1 is connected to VDD  Reserved Pin                                                                     |  |  |  |
| 21~24 |     | P | The N.C. pin between function pins are reserved for compatible                                              |  |  |  |
| 21~24 |     | 1 | and flexible design.                                                                                        |  |  |  |

### **Contour Drawing**





| PIN | SYMBOL    | PIN | SYMBOL |
|-----|-----------|-----|--------|
| 1   | VSS       | 13  | DB6    |
| 2   | VDD       | 14  | DB7    |
| 3   | NC        | 15  | NC     |
| 4   | D/C#      | 16  | RES#   |
| 5   | R/W#(WR#) | 17  | CS#    |
| 6   | E(/RD#)   | 18  | NC     |
| 7   | DB0       | 19  | BS1    |
| 8   | DB1       | 20  | BS0    |
| 9   | DB2       | 21  | NC     |
| 10  | DB3       | 22  | NC     |
| 11  | DB4       | 23  | NC     |
| 12  | DB5       | 24  | NC     |



The non-specified tolerance of dimension is  $\pm 0.3 \text{ mm}$ .

## **Absolute Maximum Ratings**

| Parameter                  | Symbol | Min  | Max | Unit   |
|----------------------------|--------|------|-----|--------|
| Supply Voltage for Display | VDD    | -0.3 | 4   | \<br>\ |
| Operating Temperature      | TOP    | -40  | 80  | ů      |
| Storage Temperature        | TSTG   | -40  | 85  | °C     |

#### **Electrical Characteristics**

#### **DC Electrical Characteristics**

| Item                     | Symbol | Condition  | Min     | Тур | Max     | Unit |
|--------------------------|--------|------------|---------|-----|---------|------|
| Supply Voltage for Logic | VDD    | _          | 2.8     | 3.0 | 3.3     | ٧    |
| High Level Input         | VIH    | - 0        | 0.8×VDD | _   | VDD     | ٧    |
| Low Level Input          | VIL    |            | 0       | _   | 0.2×VDD | V    |
| High Level Output        | VOH    |            | 0.9×VDD | _   | VDD     | V    |
| Low Level Output         | VOL    | <b>V</b> - | 0       | _   | 0.1×VDD | V    |
| Display 50% Pixel on     | IDD    | VDD =3V    | _       | 125 | 250     | mA   |